A short, conceptual introduction

#### Disclaimer!!

 This presentation will be laying out a logical overview of how memory controllers (MCs) work based on previous analysis of the DRAMsim3 simulator (<a href="https://github.com/umd-memsys/DRAMsim3">https://github.com/umd-memsys/DRAMsim3</a>)

#### Disclaimer!!

- This presentation will be laying out a logical overview of how memory controllers (MCs) work based on previous analysis of the DRAMsim3 simulator (<a href="https://github.com/umd-memsys/DRAMsim3">https://github.com/umd-memsys/DRAMsim3</a>)
- As such, take this presentation as what it is: an abstracted introduction to a software-defined memory controller

#### Disclaimer!!

- This presentation will be laying out a logical overview of how memory controllers (MCs) work based on previous analysis of the DRAMsim3 simulator (<a href="https://github.com/umd-memsys/DRAMsim3">https://github.com/umd-memsys/DRAMsim3</a>)
- As such, take this presentation as what it is: an abstracted introduction to a software-defined memory controller
- If interested, the closest I have managed to find on real-world MC implementation is the following paper:
   https://www.cs.utah.edu/~bojnordi/data/tocs13.pdf



Fig. 1. Illustrative example of PARDIS in a computer system.



Fig. 15. Illustrative example of the proposed PARDIS implementation.

DRAM memory is organized as follows:

 Each "stick" of RAM corresponds (typically) to one <u>channel</u> (the "stick" is what it's called the Dual Inline Memory Module, the <u>DIMM</u>)

DIMM / channel



- Each "stick" of RAM corresponds (typically) to one <u>channel</u> (the "stick" is what it's called the Dual Inline Memory Module, the <u>DIMM</u>)
- Each DIMM is divided (typically) into two <u>ranks</u>;
   each side of the DIMM is a rank



#### DRAM memory is organized as follows:

- Each "stick" of RAM corresponds (typically) to one <u>channel</u> (the "stick" is what it's called the Dual Inline Memory Module, the <u>DIMM</u>)
- Each DIMM is divided (typically) into two <u>ranks</u>;
   each side of the DIMM is a rank
- Each rank contains (in DDR3) a variable number of <u>banks</u>, typically 8; this is where data is actually stored

Bank #0

Bank #2

Bank #4

Bank #6

Bank #1

Bank #3

Bank #5

Bank #6



DRAM memory is organized as follows:

- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable
   by <u>row and column decoders</u>



Chip #0

- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable
   by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0
  - Of every row #0



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable
   by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0
  - Of every row #0
  - Of every bank #0



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0
  - Of every row #0
  - Of every bank #0
  - Of every chip



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable
   by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0
  - Of every row #0
  - Of every bank #0
  - Of every chip in rank #0



- ...
- Banks are <u>data arrays</u> of <u>1T1C</u> cells addressable by <u>row and column decoders</u>
- Every chip #0-7 of one rank has 8 banks in it...
- Accesses to column #0 of row #0 of bank #0 of rank #0 of channel #0 implies accessing:
  - Every column #0
  - Of every row #0
  - Of every bank #0
  - Of every chip in rank #0
  - o In channel #0



DRAM memory is organized as follows:

- ...
- In summary:

The outcoming 64-bit value is interleaved between the 8 column #0's (8-bit wide) of the 8 bank #0's of the 8 chips of rank #0 in the DIMM of channel #0!!!





- DRAM MCs manage <u>read</u> and <u>write</u> <u>transactions</u> from CPU to DRAM
  - Read transactions → cache misses
  - Write transactions → dirty cache lines or data from HDD



- DRAM MCs manage <u>read</u> and <u>write</u> <u>transactions</u> from CPU to DRAM
  - Read transactions → cache misses
  - Write transactions → dirty cache lines or data from HDD
- Memory controllers communicate with DRAM through (1) an address bus, (2) a command bus and (3) a data bus



- DRAM MCs manage <u>read</u> and <u>write</u> <u>transactions</u> from CPU to DRAM
  - Read transactions → cache misses
  - $\circ$  Write transactions  $\rightarrow$  dirty cache lines or data from HDD
- Memory controllers communicate with DRAM through (1) an address bus, (2) a command bus and (3) a data bus
- A memory controller communicates to DRAM devices the necessary <u>DRAM commands</u> to fulfill read/write transactions



- DRAM MCs manage <u>read</u> and <u>write</u> <u>transactions</u> from CPU to DRAM
  - Read transactions → cache misses
  - $\circ \qquad \text{Write transactions} \rightarrow \text{dirty cache lines or data from HDD}$
- Memory controllers communicate with DRAM through (1) an address bus, (2) a command bus and (3) a data bus
- A memory controller communicates to DRAM devices the necessary <u>DRAM commands</u> to <u>fulfill read/write transactions</u>
- Wait... DRAM commands???





Let's get into DRAM commands and JEDEC timing constraints!! :)

 Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>



- Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>
- Once data is residing in the sense amplifiers (also called row buffer), data can be either <u>READ</u>



- Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>
- Once data is residing in the sense amplifiers (also called row buffer), data can be either <u>READ</u> or <u>WRITTEN</u>



- Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>
- Once data is residing in the sense amplifiers (also called row buffer), data can be either <u>READ</u> or <u>WRITTEN</u>
- If another row is needed, data residing in the row buffer must be brought back to the data array through a PRECHARGE command (reads are destructive)



- Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>
- Once data is residing in the sense amplifiers (also called row buffer), data can be either <u>READ</u> or <u>WRITTEN</u>
- If another row is needed, data residing in the row buffer must be brought back to the data array through a <u>PRECHARGE</u> command (reads are destructive)
- After precharging the previous row, <u>the cycle of</u>
   <u>ACT-READ/WRITE-PRE</u> starts all over again...



- Moving data from the data array to the sense amplifiers is done through an <u>ACTIVATE command (ACT)</u>
- Once data is residing in the sense amplifiers (also called row buffer), data can be either <u>READ</u> or <u>WRITTEN</u>
- If another row is needed, data residing in the row buffer must be brought back to the data array through a <u>PRECHARGE</u> command (reads are destructive)
- After precharging the previous row, <u>the cycle of</u>
   <u>ACT-READ/WRITE-PRE</u> starts all over again...



DRAM commands must respect certain **timing constraints** to ensure integrity of data:



Figure 2.2: DRAM Operation State Machine.

DRAM commands must respect certain <u>timing</u> <u>constraints</u> to ensure integrity of data:

 This has to do with the ability of DRAM's internal HW components (1T1C cells, sense amplifiers, I/O gatings, latches...) to <u>charge/discharge at</u> <u>certain speeds</u> or with the <u>capacity to hold</u> <u>their values</u> for extended periods of time



Figure 2.2: DRAM Operation State Machine.

DRAM commands must respect certain <u>timing</u> <u>constraints</u> to ensure integrity of data:

- This has to do with the ability of DRAM's internal HW components (1T1C cells, sense amplifiers, I/O gatings, latches...) to <u>charge/discharge at</u> <u>certain speeds</u> or with the <u>capacity to hold</u> <u>their values</u> for extended periods of time
- The physical characteristics of components require the application of certain timing constraints between DRAM commands



Figure 2.2: DRAM Operation State Machine.

DRAM commands must respect certain <u>timing</u> <u>constraints</u> to ensure integrity of data:

- This has to do with the ability of DRAM's internal HW components (1T1C cells, sense amplifiers, I/O gatings, latches...) to <u>charge/discharge at</u> <u>certain speeds</u> or with the <u>capacity to hold</u> <u>their values</u> for extended periods of time
- The physical characteristics of components require the application of certain timing constraints between DRAM commands
  - Imagine the sense amplifiers requiring some time to "stabilize the charge" of its values before they can be read...



Figure 2.2: DRAM Operation State Machine.

### Memory controllers

DRAM commands must respect certain **timing constraints** to ensure integrity of data:

- This has to do with the ability of DRAM's internal HW components (1T1C cells, sense amplifiers, I/O gatings, latches...) to <u>charge/discharge at</u> <u>certain speeds</u> or with the <u>capacity to hold</u> <u>their values</u> for extended periods of time
- The physical characteristics of components require the application of certain timing constraints between DRAM commands
  - Imagine the sense amplifiers requiring some time to "stabilize the charge" of its values before they can be read...
- These timing values are <u>measured in cycles</u>





### Memory controllers



DRA <u>con</u>

| Timing constraints |                              |                |                               |
|--------------------|------------------------------|----------------|-------------------------------|
| tCK                | 1                            | tRRD_L         | 7                             |
| AL                 | 0                            | ${ m tWTR\_S}$ | 3                             |
| CL                 | 15                           | tWTR_L         | 8                             |
| CWL                | 11                           | tFAW           | 32                            |
| tRCD               | 15                           | tWR            | 16                            |
| tRP                | 15                           | tWR2           | 17                            |
| tRAS               | 36                           | tRTP           | 8                             |
| tRFC               | 374                          | tCCD_S         | 4                             |
| tRFC2              | 278                          | tCCD_L         | 6                             |
| tRFC4              | 171                          | tCKE           | 6                             |
| tREFI              | 8328                         | tCKESR         | 7                             |
| tRPRE              | 1                            | tXS            | 385                           |
| tWPRE              | 1                            | tXP            | 7                             |
| tRRD_S             | 6                            | tRTRS          | 1.                            |
| read_delay         | RL + tBURST = AL + CL + BL/2 | write_delay    | WL + tBURST = AL + CWL + BL/2 |

values belote they call be read...

These timing values are **measured in cycles** 



Figure 2.2: DRAM Operation State Machine.

### Memory controllers

- DRAM MCs manage <u>read</u> and <u>write</u> <u>transactions</u> from CPU to DRAM
  - Read transactions → cache misses
  - Write transactions → dirty cache lines or data from HDD
- Memory controllers communicate with the CPU through (1) an address bus, (2) a comman bus and (3) a data bus
- A memory controller communicates to DRAM devices the necessary <u>DRAM commands</u> to <u>NIfill read/write transactions...</u>

...while adhering to JEDEC timing constraints and respecting data and device integrity (refreshes, activation windows, device temperature, ZQ calibration...)!!!







Transaction-level management



DRAM command generation





Let's start with transaction management:

 The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished yet</u>



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished yet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending
- RD and WR buffers hold the <u>transactions to</u> <u>be scheduled</u> to DRAM



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished vet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending
- RD and WR buffers hold the <u>transactions to</u> <u>be scheduled</u> to DRAM
  - If their max capacity is reached, no more transactions are accepted (buffers control the incoming flow of transactions, not the Pending queues...)



- The Pending RDs/WRs queues hold information on <u>transactions that have not</u> <u>finished yet</u>
  - They keep a "state" of sorts, ensuring that no incoming transactions are repeated or to send back RD operations for which there is a write pending
- RD and WR buffers hold the <u>transactions to</u> <u>be scheduled</u> to DRAM
  - If their max capacity is reached, no more transactions are accepted (buffers control the incoming flow of transactions, not the Pending queues...)
  - Transactions are removed from the buffers when they are scheduled



Let's start with transaction management:

• ...ok, but, what is "scheduling a transaction"?



- ...ok, but, what is "scheduling a transaction"?
- Scheduling: <u>moving R/W transactions</u> from their buffers <u>to bank schedulers</u> for DRAM command generation



- ...ok, but, what is "scheduling a transaction"?
- Scheduling: <u>moving R/W transactions</u> from their buffers <u>to bank schedulers</u> for DRAM command generation
  - So, what's so special about scheduling?



- ...ok, but, what is "scheduling a transaction"?
- Scheduling: <u>moving R/W transactions</u> from their buffers <u>to bank schedulers</u> for DRAM command generation
  - So, what's so special about scheduling?
- Scheduling governs the <u>logic of which</u> <u>buffer to schedule transactions out of</u>, either the RD buffer or the WR buffer



- ...ok, but, what is "scheduling a transaction"?
- Scheduling: <u>moving R/W transactions</u> from their buffers <u>to bank schedulers</u> for DRAM command generation
  - So, what's so special about scheduling?
- Scheduling governs the <u>logic of which</u> <u>buffer to schedule transactions out of</u>, either the RD buffer or the WR buffer
  - Remember the three buses? Well, to minimize the latency effect of switching the direction of the data bus for reading or writing, write transactions are scheduled in batches, thus keeping them separate from reads



- ...ok, but, what is "scheduling a transaction"?
- Scheduling: <u>moving R/W transactions</u> from their buffers <u>to bank schedulers</u> for DRAM command generation
  - So, what's so special about scheduling?
- Scheduling governs the <u>logic of which</u> <u>buffer to schedule transactions out of</u>, either the RD buffer or the WR buffer
  - Remember the three buses? Well, to minimize the latency effect of switching the direction of the data bus for reading or writing, write transactions are scheduled in batches, thus keeping them separate from reads
  - This is known as a write batching policy



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"
  - If the write batching policy has not been activated, transactions in the RD buffer are continuously being scheduled



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"
  - If the write batching policy has not been activated, transactions in the RD buffer are continuously being scheduled



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"
  - If the write batching policy has not been activated, transactions in the RD buffer are continuously being scheduled



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"
  - If the write batching policy has not been activated, transactions in the RD buffer are continuously being scheduled
  - If write batching is activated, write transactions start being scheduled until all the WR transactions with which write batching are activated are removed from the WR buffer



- ...
- (from some slides ago) "Transactions are removed from the buffers when they are scheduled"
  - If the write batching policy has not been activated, transactions in the RD buffer are continuously being scheduled
  - If write batching is activated, write transactions start being scheduled until all the WR transactions with which write batching are activated are removed from the WR buffer
- <u>REMINDER:</u> transactions are kept at the Pending queues to keep a record of what is being processed in memory at the moment...



Let's go down to DRAM command generation:



Let's go down to DRAM command generation:

 Scheduling moves stuff from top to bottom, that much is clear



Let's go down to DRAM command generation:

- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>



Let's go down to DRAM command generation:

- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>
  - Addresses are divided into segments defining the channel, rank, bank, row and column that the transaction is accessing



- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>
  - Addresses are divided into segments defining the channel, rank, bank, row and column that the transaction is accessing
  - This is called the address mapping of the MC



- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>
  - Addresses are divided into segments defining the channel, rank, bank, row and column that the transaction is accessing
  - This is called the address mapping of the MC



- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>
  - Addresses are divided into segments defining the channel, rank, bank, row and column that the transaction is accessing
  - This is called the address mapping of the MC



- Scheduling moves stuff from top to bottom, that much is clear
- Address translation <u>places transactions into</u>
   <u>bank queues</u> according to their <u>target</u>
   <u>address</u>
  - Addresses are divided into segments defining the channel, rank, bank, row and column that the transaction is accessing
  - This is called the address mapping of the MC



Where are the DRAM commands though??



Where are the DRAM commands though??

This is where the bank schedulers come in...



Where are the DRAM commands though??

This is where the bank schedulers come in...







Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

Let's follow a FR-FCFS policy:



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

 Try to issue first DRAM commands that respect the timing constraints...



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

Consider the state of the bank



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

- Consider the state of the bank
- Consider which row is currently opened



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (CLOSE nothing in the row buffer

#### Let's follow a FR-F

- Try to issue fit the timing cor
- ...from oldest

"RD addr1" needs à

- Consider the state of the
- Consider which row is current.
- Consider what row the "current" transneeds

Does the execution of this command go against previous timing constraints?

LET'S NOW SEE ANOTHER EXAMPLE WITH A COUPLE OF TRANSACTIONS IN THE BANK QUEUE...

RD addr1

TRANSACTIONS





Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

## Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs



Let's assume an idle (**CLOSE**d) bank, so nothing in the row buffer...

### Let's follow a FR-FCFS policy:

- Try to issue first DRAM commands that respect the timing constraints...
- ...from oldest transaction to most recent

#### "RD addr1" needs an ACT:

- Consider the state of the bank
- Consider which row is currently opened
- Consider what row the "current" transaction needs









All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion





All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion





All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion





All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion





ALSO, THE EXECUTION OF

ONE COMMAND OF BANK

All bank schedulers g commands to finish FR-FCFS fashio

However, only be issued at a are scheduled

TRANSACTIONS

READ Addr.

WRITE Addr5

READ Addr6

TRY WITH ANOTHER

EXECUTE COMMAND

UPDATE COMMAND

TIMING TABLE

**QUEUE X IMPLIES THE** UPDATING OF THE REST OF THE BANK QUEUES' TIMING CONSTRAINTS AS WELL, Open NOT JUST ITS OWN... REQUIRED DRAM COMMAND Ch Ra Bg Ba Rw Co IF (CURRENT\_CYCLE) >= CMD TIMING TABLE[CMD TYPE] READ Addr2 WRITE Addr3



**DRAM** commands

All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion





All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion







All bank schedulers generate DRAM commands to finish their transactions in FR-FCFS fashion







|       |     | Read                                   | Write                                  |
|-------|-----|----------------------------------------|----------------------------------------|
| Read  | sb  | tCCD_L: 6                              | RL+tBURST-WL+tRTRS: 9                  |
|       | sbg | tCCD_S: 4                              | RL+tBURST-WL+tRTRS: 9                  |
|       | sr  | tBURST: 4                              | RL+tBURST-WL+tRTRS: 9                  |
|       | sch | tBURST+tRTRS: 5                        | read_delay+tBURST+tRTRS-write_delay: 9 |
| Write | sb  | write_delay+tWTR_L: 23                 | tCCD_L: 6                              |
|       | sbg | write_delay+tWTR_L: 23                 | tCCD_S: 4                              |
|       | sr  | write_delay+tWTR_S: 18                 | tBURST: 4                              |
|       | sch | write_delay+tBURST+tRTRS-read_delay: 1 | tBURST: 4                              |

Table 5: Expected timing constraints for ever read/write combination for all two-core placements in memory.



### Summary

Address mapping FR-FCFS Round-Robin TIming updates

DRAM command generation



Transaction-level management

Pending transactions Read-your-writes Transaction scheduling Write batching

### Other interesting, undiscussed MC topics

Refreshing policies
Page policies (open, close, adaptable)
Precharge arbitration
Four-activation window
ZQ calibration
Priorities and criticalities
Bank partitioning and/or isolation
Predictable MCs for high criticality systems

### Sources of figures

If a figure has no identifying reference or caption, this means it is either original or pulled from a confidential paper obtained for conference review.

Programmable controller:

https://www.cs.utah.edu/~bojnordi/data/tocs13.pdf

### DRAM blocks:

- https://www.youtube.com/watch?v=Mhqi70OPW0o
- https://course.ece.cmu.edu/~ece740/f13/lib/exe/fetch.php?media=onur-740-fall13-module3.5main-memory-part1-version1.pdf

DRAM commands interaction diagram:

https://uwspace.uwaterloo.ca/bitstream/handle/10012/11138/Guo Danlu.pdf

### MC figures (from Bruce Jacob's book "Memory Systems: Cache, DRAM, Disk")

